| ð 0000:00:07.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:00:08.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:40:01.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:40:01.2:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:40:01.3:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:40:01.4:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:40:03.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:40:07.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:40:08.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:40:08.2:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:40:08.3:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:80:01.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:80:03.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:80:03.2:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:80:03.3:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:80:03.4:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:80:07.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:80:08.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:80:08.2:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:80:08.3:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:c0:01.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:c0:01.2:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:c0:07.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð 0000:c0:08.1:pcie001 | -- | drwxr-xr-x |  | 
                        | ð bind | 4K | --w------- |  | 
                        | ð uevent | 4K | --w------- |  | 
                        | ð unbind | 4K | --w------- |  |